# 32 Channel Simultaneous Analog Output Card AO32CPCI-ER



#### AO32CPCI Simultaneous Analog Output Specification

32 Channels Simultaneous AO 500k Sample per Second per Channel 18-bit DAC Device per channel Simultaneous Update -ERB model available with improved accuracy.

Internal, External Clock selection Internal, External Trigger selection Optional 64 bit Digital Output DO Optional Clocked DO Operating modes, for both AO and DO functions - Register, - Arbitrary Waveform Generator AWG - Low Latency

6U CompactPCI peripheral mode Data Acquisition Board. PXI backplane clock and trigger routing. Support for multiple board synchronisation

#### Description

AO32CPCI-ER provides simultaneous Analog Output (AO) and Digital Output (DO) expansion for CPCI systems. The card provides enhanced signal resolution over the standard AO32CPCI.

AO32CPCI offers substantial performance improvement on RTM-AO16. For AO and DO, there is a FIFO driven AWG function, capable of operating continuously up to 1MHz. ACQ196 is able to drive the AO32 AWG and its own local AI capture concurrently at rates over 100kHz. A single ACQ196CPCI in system slot mode can control up to 7 AO32CPCI cards in a standard chassis.

The AO, DO functions maybe be triggered externally. The card features two separate clock counters, and the both functions may be clocked either by an internal clock, external clock or external divided clock. Clocks and Triggers may be input on the front panel, and/or shared on the PXI-compatible backplane. Apart from AWG applications, the card also allows simple registerper-channel update as well as efficient single cycle low latency update by the general purpose

## EPICS IOC device support.

#### Applications:

Precision Control Applications.

Networked control system elements.

Power Supply control.

Automatic Test Systems.

General purpose AWG applications.

Sonar simulation/stimulation.



| Part Number                                                       | AO | DO | Comment                                                  |  |  |  |  |
|-------------------------------------------------------------------|----|----|----------------------------------------------------------|--|--|--|--|
| AO32CPCI-ER                                                       | 32 | 0  | Special Order only.                                      |  |  |  |  |
| AO32CPCI-ER-DO64                                                  | 32 | 64 | Standard Product                                         |  |  |  |  |
| AO32CPCI-16-DO64                                                  | 16 | 64 | Special Order only.                                      |  |  |  |  |
| AO32CPCI-ERB                                                      | 32 | 0  | Fitted with higher precision devices. Special order only |  |  |  |  |
|                                                                   |    |    |                                                          |  |  |  |  |
| ©D-TACQ Solutions Ltd. 2009 Doc. 1501 4201-000 Rev 1.0 March 2009 |    |    |                                                          |  |  |  |  |

| Analog Output Per                                   | rformance (1                                                             |                                                                                      |                                                                                               |                                          |                    |  |  |  |  |
|-----------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------|--------------------|--|--|--|--|
| Number Of<br>Channels                               | 32 Simultan                                                              |                                                                                      |                                                                                               | SINAD                                    | 74 dB *            |  |  |  |  |
| Throughput                                          | 200kS/s [26                                                              | MB/s] sustained                                                                      |                                                                                               | SFDR                                     | 85 dBc *           |  |  |  |  |
| Resolution                                          | 18 bits                                                                  |                                                                                      |                                                                                               | SNR                                      | 72 dB* [78db OS ]  |  |  |  |  |
|                                                     |                                                                          |                                                                                      |                                                                                               | THD                                      | >-80 dB            |  |  |  |  |
| Output Impedance                                    | 10Ω                                                                      |                                                                                      |                                                                                               | Full Power BW                            | 2.5MHz             |  |  |  |  |
| Voltage Ranges                                      | 010V, ±1                                                                 | OV factory select                                                                    |                                                                                               | Small Signal BV                          | V 2.5MHz           |  |  |  |  |
| Offset Error                                        | 0.01% [N]                                                                |                                                                                      |                                                                                               | Crosstalk (3 dB)                         | <88 dB *           |  |  |  |  |
| Gain Error                                          | 1% [N]                                                                   |                                                                                      |                                                                                               | CMRR                                     | >60dB *            |  |  |  |  |
| Output Filter                                       | Single pole, anti-glitch.                                                |                                                                                      |                                                                                               |                                          |                    |  |  |  |  |
| INL                                                 | ±2 LSB (ER                                                               | B)                                                                                   | [ N ] by nu                                                                                   |                                          | 1MHz FS input      |  |  |  |  |
|                                                     | ±3 LSB (ER)                                                              |                                                                                      | compens                                                                                       | sation.                                  |                    |  |  |  |  |
| DNL                                                 | ±1 LSB (ER                                                               | B)                                                                                   |                                                                                               |                                          |                    |  |  |  |  |
|                                                     | ±2 LSB (ER                                                               | В)                                                                                   |                                                                                               |                                          |                    |  |  |  |  |
| DOCA Option                                         |                                                                          |                                                                                      |                                                                                               |                                          |                    |  |  |  |  |
| DO64 Option                                         |                                                                          | 64                                                                                   |                                                                                               |                                          |                    |  |  |  |  |
| Number of Bits                                      |                                                                          |                                                                                      |                                                                                               |                                          |                    |  |  |  |  |
| Logic                                               |                                                                          | TTL, 24mA max drive.                                                                 |                                                                                               |                                          |                    |  |  |  |  |
| Fastest Update                                      |                                                                          | 1usec                                                                                |                                                                                               |                                          |                    |  |  |  |  |
| Output<br>AWG                                       |                                                                          | Immediate or Clocked<br>AWG Capable (with ACQ196 system slot card), unlimited length |                                                                                               |                                          |                    |  |  |  |  |
| AWG                                                 |                                                                          | Awg Capable (with                                                                    | I ACQ 196                                                                                     | system slot card                         | ), unimited length |  |  |  |  |
| Digital Signaling I/                                | 0                                                                        |                                                                                      |                                                                                               |                                          |                    |  |  |  |  |
| # Dedicated Lines                                   | # Dedicated Lines                                                        |                                                                                      |                                                                                               | tal I/Os are used for high-speed control |                    |  |  |  |  |
| Switching Characteristics<br>Front Panel Clock Rate |                                                                          | TTL                                                                                  | including clocks, triggers and multi-board synchronisation , these are available on the Front |                                          |                    |  |  |  |  |
|                                                     |                                                                          | 2MHz max.                                                                            | Panel Re                                                                                      | el Rear Panel (via the RTM) or using PXI |                    |  |  |  |  |
| Minimum High Time                                   | Minimum High Time for Trigger                                            |                                                                                      | compatible P2 backplane routing.                                                              |                                          |                    |  |  |  |  |
| Minimum Low Time                                    | for Trigger                                                              | 100ns                                                                                |                                                                                               |                                          |                    |  |  |  |  |
| Isolation                                           |                                                                          | opto-isolated.                                                                       | Front panel CLK., TRG inputs only                                                             |                                          |                    |  |  |  |  |
| Clock Divider                                       | lock Divider                                                             |                                                                                      | Independent divider for each function AO, DO.                                                 |                                          |                    |  |  |  |  |
| Standards Compli                                    | ance                                                                     |                                                                                      |                                                                                               |                                          |                    |  |  |  |  |
| Formfactor                                          |                                                                          | CPCI 6U PCIMG2.0 rev 3                                                               |                                                                                               |                                          |                    |  |  |  |  |
| Bus Interface                                       |                                                                          | PCI 33MHz/32bit, ta                                                                  | arget only, burst capable                                                                     |                                          |                    |  |  |  |  |
| Indicator                                           |                                                                          | 4 LED lamps                                                                          |                                                                                               |                                          |                    |  |  |  |  |
| Host Device Driver                                  | Host Device Driver Linux 2.6 Driver Provided, GPL                        |                                                                                      |                                                                                               |                                          |                    |  |  |  |  |
|                                                     |                                                                          |                                                                                      |                                                                                               |                                          |                    |  |  |  |  |
| ©D-TACO Solutions !                                 | ©D-TACQ Solutions Ltd. 2009 Doc. 1501 4201-000 Rev 1.0 March 2009 page 2 |                                                                                      |                                                                                               |                                          |                    |  |  |  |  |
|                                                     |                                                                          | 500. 1001 <del>1</del> 201-000                                                       |                                                                                               |                                          | page z             |  |  |  |  |





# **Registered Operation**

Each AO channel is mapped to a 32 bit individually addressable register. The DO64 word is mapped to two 32 bit individually addressable register. Output may is updated on software or optional hardware trigger

## **AWG Operation**

All the AO channels are fed with data from a single FIFO buffer.

All the DO channels are fed with data from a separate FIFO buffer.

Host side software services each FIFO, and AO, DO functions may be clocked at different rates.

AO, DO functions are clocked, choice of external front panel, external PXI or internal clocks.

The AO, DO clock inputs each have a programmable divide allowing different rates to be set from a common clock.

### Low Latency Operation

In this case, both AO and DO are fed with data from the same FIFO buffer. The FIFO buffer is optimised to transfer data immediately on first sample. The combination of single block write cycle for both AO, DO, and the immediate buffer update is designed for lowest possible latency output.

#### Example System Configuration:

Networked controller: 1U CPCI chassis, 2 slot, 1 x ACQ196CPCI-96, 96 channels in networked appliance mode. 1 x AO32CPCI-64DO : 32 AO, 64DO in AWG mode. Typically the ACQ196CPCI will operate as a network controller node running as an EPICS IOC. ATE System: Server class Pentium system connects to: 2U CPCI chassis, 4 slot: 1 x PCI bus extender in system slot 1 x ACQ196CPCI-96 in slot 2 2 x AO32CPCI-ER-DO64 in slots 3, 4. Here a dedicated algorithm runs on the Pentium. ACQ196 is responsible for transferring data from Pentium host memory to the AO32 devices, and to deliver acquired data direct to the Pentium memory. Sonar Simulation/Stimulation system: 4U CPCI chassis, 8 slot 1 x ACQ196CPCI-96 in system slot 7 x AO32CPCI in peripheral slots 220 channel audio output system. May be used to test large systems based on ACQ196CPCI. D-TACQ Solutions Ltd. James Watt Building, Scottish Enterprise Technology Park, East Kilbride, Scotland, G75 0QD Tel: +44 1355-272511 Fax: +44 0870-0560474, Email: info@D-TACQ.co.uk Website: - www.D-TACQ.com Trademarks are held by their respective owners. XScale is a registered trademark of Intel Corporation. Linux is a trademark of Linus Torvalds Information on this datasheet is subject to change without notice. No liability is accepted for any information alutions contained in this datasheet ©D-TACQ Solutions Ltd. 2009 Doc. 1501 4201-000 Rev 1.0 March 2009 page 4